• AHDL-II single-channel serial input convert to 4-lane LVDS data + 1 clock lane video output 
• Supports Pixel Clock fastest at 150MHz. 1080P RGB888.
• High-speed video transmission and bi-directional control data over a single Coax or shielded-twisted pair (STP) cable
• CDR on receiver with no external source of reference clock required 
• Optimized EMI supports Spread Spectrum Clock (SSC) input
• Robust EMC tolerance
• Multiple EQ capable of long distance transmission
• Supports 7.1 High-Definition Surround Sound audio applications with low output jitter
• Error Detection/Correction(ECC/CRC) of Video/Control Data
• Single 3.3V power supply, IO supports 1.8V and 3.3V 
• Build In Self Test (BIST) and on-chip video pattern generator/checker for system diagnostics
• AEC-Q100 Grade 2 qualified and ESD protection
• 48-Pin (7mm*7mm) QFN package
Contact AIM